## Simulation of a Voltage Controlled Resistor Mimicking the Geometry of a MOSFET Device with Graphite Channel

M. Bhattacharjee<sup>1</sup>, N. Mandal<sup>1</sup>, H.B. Nemade<sup>1</sup>, D. Bandyopadhyay<sup>1</sup>

<sup>1</sup>Indian Institute of Technology Guwahati, Guwahati, Assam, India

## Abstract

A Voltage Controlled Resistor (VCR) is simulated by replacing the semiconductor channel of a MOSFET device by graphite and embedding Si nanoparticles near the insulator-channel interface. The change in output drain current is found to depend on the thickness and relative permittivity of the insulator film together with the loading of Si nanoparticles. A material with higher dielectric permittivity as an insulator layer, like graphene oxide, is found to generate a larger change in the output current. Further, increasing concentration of the Si nanoparticles in the channel is found to increase the change in current for constant gate voltage.

Paper-based microelectronic devices [1-3] have attracted attention because of the simplicity in fabrication and cost effectiveness. Previous studies indicate that the fabrication of paper-based FET devices using graphite as the channel [1]. Further, graphene based FET devices have also been reported [4]. Herein we show the response of a paper-based Voltage Controlled Resistor (VCR) in which the semiconductor channel of a MOSFET device is replaced by graphite and Si nanoparticles are embedded near the insulator-channel interface. The study is performed by simulating the system in COMSOL Multiphysics® software using finite element method. The change in output drain current is found to depend on the thickness (dins) and relative permittivity (Er) of the insulator film together with the loading of Si nanoparticles. Figure 1 describes (a) schematic diagram of the device, (b) surface electric potential (V) and (c) surface total normalized current density (A/m2) plots in the channel region.

In this study, we used the Semiconductor Module in COMSOL Multiphysics® to study the DC characteristics of the device. The device geometry is similar to a MOSFET as shown in Figure 1(a) where the device is made of graphite channel. Two metal contacts are used as source and drain terminals and the third metal contact as gate placed in between source and drain is separated from the channel by a thin layer of dielectric such as graphene oxide.

Figure 2 shows Surface electric potential (V) plot and Surface total normalized current density (A/m2) plot for Vd value as (a) 5 V (b) 1V (c) 10 mV where Er = 100 and dins = 1  $\mu$ m. Figure 3 shows drain current versus gate voltage for different (a) dins with Er = 100 (b) Er with dins = 1  $\mu$ m (c) nanoparticle loading with Er = 100 and dins = 1  $\mu$ m. In all the cases Vd = 10 mV.

In this study, graphite has been used as the channel material in the geometry of a MOSFET device and the effect of variations in dielectric layer thickness, relative permittivity and nanoparticles loading on I-V characteristics of the device have been presented. It has been observed that a minimum drain current exists without gate voltage but an applied gate voltage changes the conductance of the channel region. In conclusion, the device works as a voltage controlled resistor (VCR) where the conductance or resistance of channel is a function of gate voltage.

## Reference

1.N. Kurra and G.U. Kulkarni, Pencil-on-paper: electronic devices, Lab on a Chip, 13, 2866(2013).
2.E. Fortunato et al., Paper field effect transistor, Proc. of SPIE, 7217, 72170K-1(2009).

3.N. Kurra et al., Field effect transistors and RC filters from pencil-trace on paper, Physical Chemistry Chemical Physics, 15, 8367 (2013).

4.B. Standley et al., Graphene–Graphite Oxide Field-Effect Transistors, Nano Letters, 12, 1165(2012).

## Figures used in the abstract



**Figure 1**: (a) Schematic diagram of the device, and the plots of (b) surface electric potential (V) and (c) surface total normalized current density (A/m2) in the channel region.



**Figure 2**: Surface electric potential (V) plot and Surface total normalized current density (A/m2) plot for (a) Vd = 5 V, (b) Vd = 1 V, (c) Vd = 10 mV where Er = 100 and dielectric thickness is 1  $\mu$ m.



**Figure 3**: Drain current versus gate voltage for different (a) dielectric thickness values with  $\mathcal{E}r = 100$  (b) relative permittivity of dielectric material with thickness  $1\mu m$  (c) nanoparticle loading with  $\mathcal{E}r = 100$  and dielectric thickness is 1  $\mu m$ . In all the cases drain voltage is kept fixed at 10 mV.